Please use this identifier to cite or link to this item: http://bura.brunel.ac.uk/handle/2438/2510
Full metadata record
DC FieldValueLanguage
dc.contributor.authorKalganova, T-
dc.coverage.spatial17en
dc.date.accessioned2008-07-18T15:43:08Z-
dc.date.available2008-07-18T15:43:08Z-
dc.date.issued2000-
dc.identifier.citationProceeding of the Third European Conference on Genetic Programming, EuroGP2000, Edinburgh, UK, 2000en
dc.identifier.urihttp://bura.brunel.ac.uk/handle/2438/2510-
dc.description.abstractThe function level evolvable hardware approach to synthesize the combinational multiple-valued and binary logic functions is proposed in first time. The new representation of logic gate in extrinsic EHW allows us to describe behaviour of any multi-input multi-output logic function. The circuit is represented in the form of connections and functionalities of a rectangular array of building blocks. Each building block can implement primitive logic function or any multi-input multi-output logic function defined in advance. The method has been tested on evolving logic circuits using half adder, full adder and multiplier. The effectiveness of this approach is investigated for multiple-valued and binary arithmetical functions. For these functions either method appears to be much more efficient than similar approach with two-input one-output cell representation.en
dc.format.extent776936 bytes-
dc.format.mimetypeapplication/pdf-
dc.language.isoen-
dc.publisherSpringeren
dc.titleAn extrinsic function-level evolvable hardware approachen
dc.typeConference Paperen
Appears in Collections:Electronic and Computer Engineering
Dept of Electronic and Electrical Engineering Research Papers

Files in This Item:
File Description SizeFormat 
2000 kalganova_EuroGP2000.pdf758.73 kBAdobe PDFView/Open


Items in BURA are protected by copyright, with all rights reserved, unless otherwise indicated.