Please use this identifier to cite or link to this item: http://bura.brunel.ac.uk/handle/2438/12221
Full metadata record
DC FieldValueLanguage
dc.contributor.authorStomeo, E-
dc.contributor.authorKalganova, T-
dc.contributor.authorLambert, C-
dc.contributor.editorArdil, C-
dc.coverage.spatialPrague, Czech Republic-
dc.coverage.spatialPrague, Czech Republic-
dc.date.accessioned2016-02-29T16:49:15Z-
dc.date.available2005-08-26-
dc.date.available2016-02-29T16:49:15Z-
dc.date.issued2005-
dc.identifier.citation5th International Enformatika Conference (IEC 05), Prague, Czech Republic, pp. 74 - 79, 26-28 August 2005en_US
dc.identifier.urihttp://bura.brunel.ac.uk/handle/2438/12221-
dc.description.abstractThe evolution of logic circuits, which falls under the heading of evolvable hardware, is carried out by evolutionary algorithms. These algorithms are able to automatically configure reconfigurable devices. One of main difficulties in developing evolvable hardware with the ability to design functional electrical circuits is to choose the most favourable EA features such as fitness function, chromosome representations, population size, genetic operators and individual selection. Until now several researchers from the evolvable hardware community have used and tuned these parameters and various rules on how to select the value of a particular parameter have been proposed. However, to date, no one has presented a study regarding the size of the chromosome representation (circuit layout) to be used as a platform for the evolution in order to increase the evolvability, reduce the number of generations and optimize the digital logic circuits through reducing the number of logic gates. In this paper this topic has been thoroughly investigated and the optimal parameters for these EA features have been proposed. The evolution of logic circuits has been carried out by an extrinsic evolvable hardware system which uses (1+lambda) evolution strategy as the core of the evolution.en_US
dc.format.extent74 - 79-
dc.language.isoenen_US
dc.publisherWorld Academy of Science, Engineering and Technologyen_US
dc.source5th International Enformatika Conference (IEC 05)-
dc.source5th International Enformatika Conference (IEC 05)-
dc.subjectEvolvable hardwareen_US
dc.subjectGenotype sizeen_US
dc.subjectComputational intelligenceen_US
dc.subjectDesign of logic circuitsen_US
dc.titleAnalysis of genotype size for an evolvable hardware systemen_US
dc.typeConference Paperen_US
dc.relation.isPartOfWorld Academy of Science, Engineering and Technology-
pubs.finish-date2005-08-28-
pubs.finish-date2005-08-28-
pubs.start-date2005-08-26-
pubs.start-date2005-08-26-
pubs.volume7-
Appears in Collections:Dept of Electronic and Electrical Engineering Research Papers

Files in This Item:
File Description SizeFormat 
Fulltext.pdf719.49 kBAdobe PDFView/Open


Items in BURA are protected by copyright, with all rights reserved, unless otherwise indicated.