Please use this identifier to cite or link to this item: http://bura.brunel.ac.uk/handle/2438/12015
Full metadata record
DC FieldValueLanguage
dc.contributor.authorKalganova, T-
dc.coverage.spatialOrlando, Florida, USA.-
dc.coverage.spatialOrlando, Florida, USA.-
dc.date.accessioned2016-02-04T14:01:26Z-
dc.date.available2016-02-04T14:01:26Z-
dc.date.issued1999-
dc.identifier.citationGenetic and Evolutionary Computation Conference, GECCO'99, Orlando, Florida, USA, pp. 360-361, Jun 1999en_US
dc.identifier.urihttp://www.brunel.ac.uk/~eestttk/Publications/papers/gecco99_work.html-
dc.identifier.urihttp://bura.brunel.ac.uk/handle/2438/12015-
dc.description.abstractThis poster paper summarizes ongoing dissertation research defining an evolvable hardware methodology for evolving combinational binary and multiple-valued logic circuits. This dissertation provides an overview of current evolvable hardware approaches; defines the combinational logic design problem; describes the gate and function level evolvable hardware technique; and develops a new methodology for evolving binary and multiple-valued combinational logic circuits with and without automatically defined functions. The new methodology promises significant improvements over current conventional algebraic techniques.en_US
dc.format.extent360 - 361-
dc.language.isoenen_US
dc.sourceGenetic and Evolutionary Computation Conference, GECCO'99-
dc.sourceGenetic and Evolutionary Computation Conference, GECCO'99-
dc.titleA New Evolutionary Hardware Approach for Logic Design.en_US
dc.typeConference Paperen_US
dc.relation.isPartOfProc. of the GECCO'99 Student Workshop.-
pubs.publication-statusPublished-
pubs.publication-statusPublished-
pubs.start-date1999-
pubs.start-date1999-
Appears in Collections:Dept of Electronic and Electrical Engineering Research Papers

Files in This Item:
File Description SizeFormat 
Fulltext.pdf507.6 kBAdobe PDFView/Open


Items in BURA are protected by copyright, with all rights reserved, unless otherwise indicated.